DocumentCode :
3225056
Title :
FPGA implementation of real-time Ethernet communication using RMII interface
Author :
Khalilzad, Nima Moghaddami ; Yekeh, Farahnaz ; Asplund, Lars ; Pordel, Mostafa
Author_Institution :
Sch. of Innovation, Design, & Eng., Malardalen Univ., Västerås, Sweden
fYear :
2011
fDate :
27-29 May 2011
Firstpage :
35
Lastpage :
39
Abstract :
FPGA-based solutions have become more common in embedded systems these days. These systems need to communicate with external world. Considering high-speed and popularity of Ethernet communication, a reliable real-time Ethernet component inside FPGA is of special value. To that end, this paper presents a new solution for 100 Mb/s FPGA-based Ethernet communications with timing analysis. The solution deals with "Reduced Media-Independent Interface" in its physical layer. UDP is the network protocol which is implemented from physical to transport layer. For getting used in real-time applications, timing analysis is done in the communication system. Component based software engineering is used in the design and development processes. In order to test the components inside FPGA, two different approaches are utilized. Signal measurement in combination with introduced windows based application contributes much in testing and validation phases.
Keywords :
field programmable gate arrays; local area networks; object-oriented programming; protocols; FPGA implementation; RMII interface; component based software engineering; network protocol; real-time Ethernet communication; reduced media-independent interface; signal measurement; timing analysis; Clocks; Complexity theory; Equations; Field programmable gate arrays; 100 Mb/s; Ethernet; FPGA; RMII; Real-Time;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Software and Networks (ICCSN), 2011 IEEE 3rd International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-61284-485-5
Type :
conf
DOI :
10.1109/ICCSN.2011.6013943
Filename :
6013943
Link To Document :
بازگشت