DocumentCode :
3225123
Title :
A novel technique for the analysis of jitter resulting in pulse stuffing schemes
Author :
Abeysekera, Saman S. ; Cantoni, Antonio
Author_Institution :
Telecommun. Res. Inst., Curtin Univ. of Technol., Perth, WA, Australia
Volume :
3
fYear :
1997
fDate :
3-8 Nov 1997
Firstpage :
1209
Abstract :
In SDH and PDH networks, it is frequently necessary to recover a data clock from a gapped clock derived from stuff information present at the desynchronizer. We present a comprehensive analysis of the timing jitter resulting from PLL type desynchronizers. This analysis is different from the conventional analysis where the jitter is represented simply using a phase error sequence. It is shown that such a simplified approach can not describe the jitter at the output of the desynchronizer. From a detailed analysis, it is also shown how the use of threshold modulation at the synchronizer reduces the low frequency jitter at the desynchronizer
Keywords :
clocks; jitter; modulation; phase locked loops; synchronisation; synchronous digital hierarchy; telecommunication networks; 2 Mbit/s; PDH networks; PLL type desynchronizers; SDH networks; STM-1 signals; data clock recovery; gapped clock; jitter analysis; low frequency jitter reduction; phase error sequence; pulse stuffing; threshold modulation; Australia; Circuits; Clocks; Frequency synchronization; Interpolation; Jitter; Phase locked loops; Pulse modulation; Signal analysis; Synchronous digital hierarchy; Timing jitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 1997. GLOBECOM '97., IEEE
Conference_Location :
Phoenix, AZ
Print_ISBN :
0-7803-4198-8
Type :
conf
DOI :
10.1109/GLOCOM.1997.644327
Filename :
644327
Link To Document :
بازگشت