DocumentCode :
3227675
Title :
Start-up analysis for differential ring oscillator with even number of stages
Author :
Zhang, Hui ; Yang, Hai-gang ; Liu, Fei ; Wei, Yuan-feng ; Zhang, Jia
Author_Institution :
Inst. of Electron., Chinese Acad. of Sci. (CAS), Beijing, China
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
636
Lastpage :
639
Abstract :
The start-up conditions for differential oscillator with an even number of stages are analyzed in this paper. Compared with those that have an odd number of stages, such oscillators may have two stable equilibrium states besides an astable equilibrium state in which the circuits can start to oscillate. To avoid the risk of possible latching up into the stable states, an additional start-up circuit technique is proposed. The proposed circuit should also reduce the start-up time. The theory is further confirmed with the design and fabrication of a 4-stage against 3-stage differential ring VCO´s in a PLL clock generator based on a 0.13μm CMOS process.
Keywords :
CMOS analogue integrated circuits; clocks; phase locked loops; voltage-controlled oscillators; CMOS process; PLL clock generator; differential ring VCO; size 0.13 mum; stable equilibrium state; start-up analysis; start-up circuit technique; voltage-controlled oscillator; Clocks; Generators; Inverters; Noise; Ring oscillators; Voltage-controlled oscillators; Even-Stage; Ring Oscillator; Start-up; VCO;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774827
Filename :
5774827
Link To Document :
بازگشت