DocumentCode :
3228133
Title :
SAR ADC that is configurable to optimize yield
Author :
Ogawa, Tomohiko ; Kobayashi, Haruo ; Tan, Yohei ; Ito, Satoshi ; Uemori, Satoshi ; Takai, Nobukazu ; Niitsu, Kiichi ; Yamaguchi, Takahiro J. ; Matsuura, Tatsuji ; Ishikawa, Nobuyoshi
Author_Institution :
Electron. Eng. Dept., Gunma Univ., Gunma, Japan
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
374
Lastpage :
377
Abstract :
This paper describes a non-binary SAR ADC architecture that is reconfigurable at production testing time to increase the number of chips that meet a given sampling speed specification, i.e. to improve yield. A non-binary SAR ADC can realize higher sampling rates than a comparable conventional binary SAR ADC, by using overlapping SA ranges so that any errors due to incomplete settling of the internal DAC can be corrected in later steps of the successive approximation. In general, using more of the overlapping successive- approximation (SA) steps (and faster steps) permits faster SAR ADC sampling rates but increases power consumption. Thus this power-speed tradeoff can be utilized to compensate for CMOS process variations of each ADC chip; if the chip is slow, we can use more-rapid SA steps and more overlapping steps to satisfy the sampling speed specification (at the cost of increasing power consumption); if the chip is fast, we can use fewer (and slower) steps to satisfy the sampling speed specification and also achieve lower power consumption. We use automatic test equipment (ATE) for production testing and to store the appropriate algorithm data that enables the sampling rate specification to be met in flash memory on the chip. The DAC output settling margin is determined by checking comparator output at each step and confirming that ADC final output is correct. Our measurements demonstrate the effectiveness of this approach.
Keywords :
CMOS integrated circuits; analogue-digital conversion; automatic test equipment; comparators (circuits); digital-analogue conversion; flash memories; integrated circuit yield; CMOS process; automatic test equipment; checking comparator output; flash memory; internal DAC; non-binary SAR ADC; production testing time; sampling speed; successive approximation register; successive-approximation steps; Approximation algorithms; CMOS process; Power demand; Production; Redundancy; Semiconductor device measurement; Testing; ADC Testing; Low Power; Reconfigurable; Redundancy; SAR ADC; Yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774845
Filename :
5774845
Link To Document :
بازگشت