DocumentCode :
3228509
Title :
Current-mode echo cancellation for full-duplex chip-to-chip data communication
Author :
Vijaya Sankara Rao, P. ; Mandal, Pradip
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
748
Lastpage :
751
Abstract :
In this paper we propose current-mode echo cancellation technique for full-duplex chip-to-chip data communication. A new hybrid circuit topology suitable for current-mode echo cancellation is presented. The hybrid circuit topology is shared integration of an operational transconductance amplifier(OTA) and a transimpedance amplifier(TIA). The output/back-port impedance of the hybrid is matched with the characteristic impedance of the transmission line. The proposed topology separates the inbound wave from the received wave, which is a superposition of inbound and outbound waves. The proposed hybrid is implemented in 1.8-V, 0.18-μm Digital CMOS technology with BSIM3v3 models which take into account device parasitic and second order effects. The simulated performance shows 4-Gb/s data transfer rate over a 7.5-inch FR4 PCB trace with the proposed hybrid circuit on both the ends of the line. The 7.5-inch FR4 PCB trace is modeled by measured 4-port S-parameters in the frequency range from 100-MHz to 20-GHz. The power consumed in the hybrid 10.64-mW. The output noise voltage of OTA and input-referred noise current of TIA are 4.32-mV and 1.52-μA respectively. The targeted bit-error rate(BER) of the link is 10-12.
Keywords :
CMOS digital integrated circuits; current-mode circuits; error statistics; integrated circuit modelling; multiprocessor interconnection networks; network topology; operational amplifiers; BER; BSIM3v3 models; OTA; characteristic impedance; current-mode echo cancellation; digital CMOS technology; full-duplex chip-to-chip data communication; hybrid circuit topology; input-referred noise current; operational transconductance amplifier; output noise voltage; output/back-port impedance; second order effects; size 0.18 mum; size 7.5 inch; targeted bit-error rate; transimpedance amplifier; transmission line; voltage 1.8 V; Driver circuits; Impedance; Noise; Receivers; Semiconductor device modeling; Transistors; Transmitters; chip-to-chip interconnect; currentmode; full-duplex; hybrid; transimpedance amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774864
Filename :
5774864
Link To Document :
بازگشت