DocumentCode :
3229282
Title :
An efficient DAC and interstage gain error calibration technique for multi-bit pipelined ADCs
Author :
Ding Li ; Sin, Sai-Weng ; Seng-Pan, U. ; Martins, R.P.
Author_Institution :
Analog & Mixed Signal VLSI Lab., Univ. of Macau, Macau, China
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
208
Lastpage :
211
Abstract :
This paper presents a novel digital calibration technique for pipelined ADCs, which compensates both sub-DAC and interstage gain error. The proposed calibration technique is very efficient comparing to other existing calibration techniques, in which only additions and subtractions are employed in this algorithm, no multiplication and division is included. The simplicity of the calibration makes it very easy to be embedded in the mixed signal system design. The power and area overheads due to the calibration circuit are minimized. An example pipelined ADC is designed to demonstrate this calibration technique. Simulation results show that significant improvements can be achieved with the proposed calibration technique.
Keywords :
analogue-digital conversion; calibration; digital-analogue conversion; integrated circuit design; DAC; calibration circuit; digital calibration; interstage gain error calibration; mixed signal system design; multibit pipelined ADC; Asia; Calibration; Capacitors; Integrated circuit modeling; Noise; Pipelines; Simulation; Pipelined ADCs; capacitor mismatch; digital calibration; interstage gain error;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774899
Filename :
5774899
Link To Document :
بازگشت