DocumentCode :
3229611
Title :
Statistical gate delay model for Multiple Input Switching
Author :
Fukuoka, Takayuki ; Tsuchiya, Akira ; Onodera, Hidetoshi
Author_Institution :
Kyoto Univ., Kyoto
fYear :
2008
fDate :
21-24 March 2008
Firstpage :
286
Lastpage :
291
Abstract :
In this paper, we propose a calculation method of gate delay for SSTA (Statistical Static Timing Analysis) considering MIS (Multiple Input Switching). Most SSTA approaches assume a single input switching model and ignore the effect of MIS on gate delay. MIS occurs when multiple inputs of a gate switch nearly simultaneously. Thus, ignoring MIS causes error in MAX operation in SSTA. We propose a statistical gate delay model considering MIS. We verify the proposed method by SPICE based Monte Carlo simulations and experimental results show that the proposed method improves the error due to ignoring MIS.
Keywords :
Monte Carlo methods; SPICE; statistical analysis; switching circuits; timing; Monte Carlo simulations; SPICE; multiple input switching; single input switching model; statistical gate delay model; Analytical models; Circuit optimization; Communication switching; Delay effects; Gaussian distribution; Monte Carlo methods; Performance analysis; SPICE; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. ASPDAC 2008. Asia and South Pacific
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-1921-0
Electronic_ISBN :
978-1-4244-1922-7
Type :
conf
DOI :
10.1109/ASPDAC.2008.4483959
Filename :
4483959
Link To Document :
بازگشت