DocumentCode :
3230197
Title :
A high speed and low power 4∶1 multiplexer with cascoded clock control
Author :
Park, Jin-Hyoung ; Song, Ji-Seop ; Lim, Shin-Il ; Kim, Suki
Author_Institution :
Dept. of Electr. Eng., Korea Univ., Seoul, South Korea
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
316
Lastpage :
319
Abstract :
This paper describes two new 4:1 multiplexer (MUX) architectures for high speed and low power graphic memory interface. One is based on the conventional one-stage 4:1 multiplexer and the other is based on the mixed (with tree and one-stage structure) 4:1 multiplexer. Main idea is cascoding one more clock control device in current mode logic (CML) implementation of 4:1 MUX. This added input clock control level plays the same role of AND operation at the output of conventional 4:1 MUX. With this idea, power consumption is drastically decreased about 67% and also 83% respectively, compared to conventional ones, without a loss of speed. The simulation results show that 10Gb/s 4:1 MUXs in proposed architecture consume the current of 1.25mA, 1.9mA respectively, at the supply voltage of 1.8V and have over 280mV of eye openings with 0.18μm CMOS technology.
Keywords :
CMOS integrated circuits; clocks; multiplexing equipment; 4:1 multiplexer architecture; CMOS technology; cascoded clock control; clock control device; current 1.25 mA; current 1.9 mA; current mode logic; graphic memory interface; size 0.18 mum; voltage 1.8 V; Clocks; Tin; 4∶1 MUX; Cascoded clock control; high speed operation; low-power consumption; mixed multiplexer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774935
Filename :
5774935
Link To Document :
بازگشت