DocumentCode :
3230211
Title :
A debug probe for concurrently debugging multiple embedded cores and inter-core transactions in NoC-based systems
Author :
Tang, Shan ; Xu, Qiang
Author_Institution :
Chinese Univ. of Hong Kong, Hong Kong
fYear :
2008
fDate :
21-24 March 2008
Firstpage :
416
Lastpage :
421
Abstract :
Existing SoC debug techniques mainly target bus-based systems. They are not readily applicable to the emerging system that use network-on-chip (NoC) as on-chip communication scheme. In this paper, we present the detailed design of a novel debug probe (DP) inserted between the core under debug (CUD) and the NoC. With embedded configurable triggers, delay control and timestamping mechanism, the proposed DP is very effective for inter-core transaction analysis as well as controlling embedded cores´ debug processes. Experimental results show the functionalities of the proposed DP and its area overhead.
Keywords :
computer debugging; network-on-chip; NoC-based system; debug probe; intercore transaction analysis; multiple embedded core; network-on-chip; Communication system control; Computer bugs; Debugging; Design for disassembly; Hardware; Monitoring; Network-on-a-chip; Probes; Silicon; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. ASPDAC 2008. Asia and South Pacific
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-1921-0
Electronic_ISBN :
978-1-4244-1922-7
Type :
conf
DOI :
10.1109/ASPDAC.2008.4483986
Filename :
4483986
Link To Document :
بازگشت