DocumentCode :
3230442
Title :
Design rule optimization of regular layout for leakage reduction in nanoscale design
Author :
Subramaniam, Anupama R. ; Singhal, Ritu ; Wang, Chi-Chao ; Cao, Yu
Author_Institution :
Arizona State Univ., Tempe
fYear :
2008
fDate :
21-24 March 2008
Firstpage :
474
Lastpage :
479
Abstract :
The effect of non-rectilinear gate (NRG) due to sub-wavelength lithograph dramatically increases the leakage current by more than 15X. To mitigate this penalty, we have developed a systematic procedure to optimize key layout parameters in regular layout with minimum area and speed overhead. As demonstrated in 65 nm technology, the optimization of regular layout achieves more than 70% reduction in leakage under NRG, with area penalty of ~10% and marginal impact on circuit speed and active power.
Keywords :
circuit CAD; integrated circuit layout; leakage currents; nanolithography; design rule optimization; leakage reduction; nanoscale design; non-rectilinear gate; regular layout; subwavelength lithograph; Analytical models; Circuit optimization; Circuit simulation; Design optimization; Leakage current; Lithography; Manufacturing processes; Optical distortion; Predictive models; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. ASPDAC 2008. Asia and South Pacific
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-1921-0
Electronic_ISBN :
978-1-4244-1922-7
Type :
conf
DOI :
10.1109/ASPDAC.2008.4483997
Filename :
4483997
Link To Document :
بازگشت