DocumentCode :
3230649
Title :
A fast selector-based subtract-multiplication unit and its application to Radix-2 butterfly unit
Author :
Tsukamoto, Youhei ; Yanagisawa, Masao ; Ohtsuki, Tatsuo ; Togawa, Nozomu
Author_Institution :
Dept. of Comput. Sci. & Eng., Waseda Univ., Tokyo, Japan
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
1083
Lastpage :
1086
Abstract :
Large-scale network and multimedia application LSIs include application specific arithmetic units. A multiply-accumulator unit (MAC unit) which is one of these optimized units arranges partial products and decreases carry propagations. However, there is no method similar to MAC to execute “subtract-multiplication”. In this paper, we propose a high-speed subtract-multiplication unit that decreases latency of a subtract operation by bit-level transformation using selector logics. By using bit-level transformation, its partial products are calculated directly. The proposed subtract-multiplication units can be applied to even any types of systems using subtract-multiplications and a butterfly operation in FFT is one of their suitable applications. Experimental results show that our proposed arithmetic units using selector logics improves the performance by 13.92%, compared to a conventional approach.
Keywords :
application specific integrated circuits; fast Fourier transforms; large scale integration; multiplying circuits; FFT; application specific arithmetic units; bit-level transformation; high-speed subtract-multiplication unit; large-scale network; multimedia application LSI; multiply-accumulator unit; radix-2 butterfly unit; selector logics; subtract operation; Adders; Asia; Delay; Discrete Fourier transforms; Fast Fourier transforms; Input variables;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774956
Filename :
5774956
Link To Document :
بازگشت