DocumentCode :
3231138
Title :
Robust test generation for power supply noise induced path delay faults
Author :
Fu, Xiang ; Li, Huawei ; Hu, Yu ; Li, Xiaowei
fYear :
2008
fDate :
21-24 March 2008
Firstpage :
659
Lastpage :
662
Abstract :
In deep sub-micron designs, the delay caused by power supply noise (PSN) can no longer be ignored. A PSN-induced path delay fault (PSNPDF) model is proposed in this paper, and should be tested to enhance chip quality. Based on precise timing analysis, we also propose a robust test generation technique for PSNPDF. Concept of timing window is introduced into the PSNPDF model. If two devices in the same feed region simultaneously switch in the same direction, the current waveform of the two devices will have an overlap and excessive PSN will be produced. Experimental results on ISCAS´89 circuits showed test generation can be finished in a few seconds.
Keywords :
integrated circuit design; integrated circuit modelling; integrated circuit testing; ISCAS´89 circuits; deep submicron designs; path delay faults; power supply noise; robust test generation; Circuit faults; Circuit testing; Delay; Feeds; Noise generators; Noise robustness; Power generation; Power supplies; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. ASPDAC 2008. Asia and South Pacific
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-1921-0
Electronic_ISBN :
978-1-4244-1922-7
Type :
conf
DOI :
10.1109/ASPDAC.2008.4484033
Filename :
4484033
Link To Document :
بازگشت