DocumentCode :
3231240
Title :
Non-preemptive test scheduling for Network-on-Chip(NoC) based systems by reusing NoC as TAM
Author :
Mali, Goutam ; Das, Suman ; Rahaman, Hafizur ; Giri, Chandan
Author_Institution :
Dept. of Inf. Technol., Bengal Eng. & Sci. Univ., Howrah, India
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
268
Lastpage :
271
Abstract :
Network-on-Chip (NoC) is becoming a promising communication architecture for the next generation embedded cores based system chips. The reuse of NoC as test access mechanism (TAM) for the embedded cores reduces the test time of the system. However, NoC reuse is limited by the on-chip routing resources and some other constraints. Therefore, efficient test scheduling methods are required to provide feasible test time, opening with other constraints. In this paper we have proposed the non-preemptive test scheduling approach based on Genetic Algorithm (GA) formulation. Experimental results with the ITC´02 System-on-Chip(SOC) test benchmarks show that GA produces scheduling of cores with 33% lesser overall test time of the system compared to the method proposed in the literature.
Keywords :
benchmark testing; circuit optimisation; genetic algorithms; integrated circuit testing; network routing; network-on-chip; NoC based system; NoC reuse; communication architecture; genetic algorithm; network-on-chip; next generation embedded core; nonpreemptive test scheduling; on-chip routing resource; system-on-chip; test access mechanism; test benchmark; test time; Benchmark testing; Biological cells; Genetic algorithms; Routing; Scheduling; System-on-a-chip; Network-on-Chip; test access mechanism; test scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774984
Filename :
5774984
Link To Document :
بازگشت