DocumentCode :
3231295
Title :
Analysis of yield improvement techniques for CNFET-based logic gates
Author :
Ashraf, Rehman ; Chrzanowska-Jeske, Malgorzata ; Narendra, Siva G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Portland State Univ., Portland, OR, USA
fYear :
2011
fDate :
15-18 Aug. 2011
Firstpage :
724
Lastpage :
729
Abstract :
CNFET is one of the most promising candidates for a building block of post silicon era integrated circuits due to its excellent electronic properties. The presence of unwanted metallic tubes is identified as a major challenge towards building robust CNT based circuits. Metallic tubes negatively impact the performance, power and yield of CNFET-based circuits. Current CNT growth techniques described in the literature show a wide range, from close to 4% to almost 40%, of metallic tubes being initially present in CNFETs. We used Monte Carlo simulation to analyze yield improvement techniques in both cases; (1) when metallic tubes are present in CNFETs, and (2) when they are removed with extra processing techniques proposed by researches. We proposed design-based promising methods for yield improvement. Suggested and analyzed yield-improvement techniques include transistor, gate and circuit level approaches.
Keywords :
carbon nanotube field effect transistors; integrated circuit yield; logic gates; CNFET-based logic gates; Monte Carlo simulation; electronic properties; metallic tubes; yield improvement techniques; CNTFETs; Delay; Electron tubes; Logic gates; Monte Carlo methods; Stacking; Carbon Nanotube Field Effect Transistor (CNFET); Robust Circuits; Yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO), 2011 11th IEEE Conference on
Conference_Location :
Portland, OR
ISSN :
1944-9399
Print_ISBN :
978-1-4577-1514-3
Electronic_ISBN :
1944-9399
Type :
conf
DOI :
10.1109/NANO.2011.6144653
Filename :
6144653
Link To Document :
بازگشت