DocumentCode :
3231491
Title :
Experiences of low power design implementation and verification
Author :
Chen, Shi-Hao ; Lin, Jiing-Yuan
Author_Institution :
Global Unichip Corp., Hsinchu
fYear :
2008
fDate :
21-24 March 2008
Firstpage :
742
Lastpage :
747
Abstract :
In this paper, we present the experiences of some low power solutions that have been successfully implemented in 90 nm/65 nm production tape-outs. We also focus on power gating design, an effective low leakage solution, and present the experiences of power switch planning, optimization, and verification. Dynamic IR drop is an important issue in low power design, which may reduce the logic gate noise margins and result in functional or timing failures. We will present a low cost but effective methodology for dynamic IR drop prevention and fixing.
Keywords :
low-power electronics; nanotechnology; IR drop; low power design implementation; low power design verification; nanometer technology; optimization; power gating design; power switch planning; production tape-outs; Capacitance; Clocks; Clustering algorithms; Computer architecture; Design optimization; Dynamic voltage scaling; Frequency; Scheduling algorithm; Software algorithms; Software libraries;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. ASPDAC 2008. Asia and South Pacific
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-1921-0
Electronic_ISBN :
978-1-4244-1922-7
Type :
conf
DOI :
10.1109/ASPDAC.2008.4484050
Filename :
4484050
Link To Document :
بازگشت