DocumentCode :
3232561
Title :
Minimizing in-line calculated yield errors by optimizing and maintaining ADC classifier performance
Author :
Blais, Jenny ; Pilon, Tom ; Robitaille, Chuck ; Bartholomew, Keith ; Fischer, Verlyn
Author_Institution :
IBM Microelectron., Essex Junction, VT, USA
fYear :
1999
fDate :
1999
Firstpage :
323
Lastpage :
329
Abstract :
Automatic defect classification (ADC) has become a standard tool to monitor and manage yield-limiting defects in the semiconductor industry. The ADC system is more productive than manual classification systems because of its greater accuracy, consistency, and throughput. Engineers have used it to assist in yield learning, monitoring for excursions, and making in-line yield predictions. Semiconductor manufactures use in-line yield predictions to adjust wafer starts and appropriately disposition lots. This paper explores the quality of the in-line defect-limited yield (DLY) prediction as a function of ADC system performance. When the ADC system is operating optimally, the in-line DLY error is minimized. Maintaining optimal system performance is a two-part project. First, system hardware must be appropriately calibrated and maintained. Secondly, the ADC classifier set-ups must be optimized. ADC classifier performance is measured with two values: accuracy and purity. The relationship between accuracy, purity, and error in the PLY calculation is described. Techniques to optimize classifier performance are discussed. Programmed defect standard wafers (PDSW) are a proven means to monitor the health of inspection tools. A particular PDSW, known as TDS, provides benefits over conventional PDSWs in that it may be used on a variety of inspection tools and is a challenging and sensitive measure of ADC performance. The improvement of in-line defect-limited yield caused by the implementation of the TDS is explored. The impact of in-line DLY prediction on overall fabricator productivity is also discussed
Keywords :
automatic optical inspection; diagnostic expert systems; integrated circuit yield; production testing; statistical process control; accuracy; automatic defect classifier performance; calculation error; confusion matrix; excursions monitoring; in-line calculated yield errors; in-line defect-limited yield; in-line yield predictions; inspection tools; lots disposition; optimal system performance; overall fabricator productivity; programmed defect standard wafers; purity; random defects; semiconductor industry; statistical process control; system hardware calibration; throughput; wafer starts; yield learning; yield-limiting defects; Condition monitoring; Data engineering; Design engineering; Inspection; Maintenance engineering; Manuals; Manufacturing processes; Microelectronics; Production; Semiconductor device manufacture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1999 IEEE/SEMI
Conference_Location :
Boston, MA
ISSN :
1078-8743
Print_ISBN :
0-7803-5217-3
Type :
conf
DOI :
10.1109/ASMC.1999.798256
Filename :
798256
Link To Document :
بازگشت