DocumentCode :
3234597
Title :
Chained in-order/out-of-order doublecore architecture
Author :
Pericás, Miquel ; Distal, A. ; González, Ruben ; Jimenez, Daniel A. ; Valero, Mateo
Author_Institution :
Departament d´´Arquitectura de Computadors, Univ. Politecnica de Catalunya, Spain
fYear :
2005
fDate :
24-27 Oct. 2005
Firstpage :
209
Lastpage :
216
Abstract :
Complexity is one of the most important problems facing microarchitects. It is exacerbated by the application of optimizations, by scaling to higher issue widths and, in general, by increasing the size of microprocessor structures. This paper presents a new microarchitecture, the chained in-order/out-of-order doublecore architecture (CIO2), designed to attack the problems of complexity and energy. The CIO2 architecture reorganizes the microarchitecture using the concepts of a centralized register file and the future file. The resulting architecture decouples that program state from the execution units. The simplicity of the architecture enables the implementation of three optimizations with little effort: register file banking, writeback filtering and instruction pre-execution. These optimizations allow a reduction of up to 75% in register file energy consumption. Instruction pre-execution further allows around 40% of all integer instructions to execute in the in-order front-end, considerably reducing the activity of the power-hungry issue queues in the out-of-order back-end. Moreover, these improvements are achieved with a negligible performance loss.
Keywords :
file organisation; instruction sets; memory architecture; microprocessor chips; power consumption; CIO2 architecture; centralized register file; chained in-order-out-of-order doublecore architecture; energy consumption; instruction pre-execution; microarchitecture; register file banking; writeback filtering; Banking; Computer architecture; Delay; Energy consumption; Filter bank; Filtering; Microarchitecture; Out of order; Proposals; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and High Performance Computing, 2005. SBAC-PAD 2005. 17th International Symposium on
ISSN :
1550-6533
Print_ISBN :
0-7695-2446-X
Type :
conf
DOI :
10.1109/CAHPC.2005.18
Filename :
1592575
Link To Document :
بازگشت