DocumentCode :
3235056
Title :
An agile accelerated aging, characterization and scenario simulation system for gate controlled power transistors
Author :
Sonnenfeld, Greg ; Goebel, Kai ; Celaya, Jose R.
Author_Institution :
Mission Critical Technol., NASA Ames Res. Center, Moffett Field, CA
fYear :
2008
fDate :
8-11 Sept. 2008
Firstpage :
208
Lastpage :
215
Abstract :
To advance the field of electronics prognostics, the study of transistor fault modes and their precursors is essential. This paper reports on a platform for the aging, characterization, and scenario simulation of gate controlled power transistors. The platform supports thermal cycling, dielectric over-voltage, acute/chronic thermal stress, current overstress and application specific scenario simulation. In addition, the platform supports in-situ transistor state monitoring, including measurements of the steady-state voltages and currents, measurements of electrical transient response, measurement of thermal transients, and extrapolated semiconductor impedances, all conducted at varying gate and drain voltage levels. The aging and characterization platform consists of an acquisition and aging hardware system, an agile software architecture for experiment control and a collection of industry developed test equipment.
Keywords :
MOSFET; insulated gate bipolar transistors; power transistors; semiconductor device testing; transients; IGBT; MOSFET; acute/chronic thermal stress; agile accelerated aging; application specific scenario simulation; current overstress; dielectric over-voltage; electrical transient response; extrapolated semiconductor impedances; gate controlled power transistors; semiconductor test systems; thermal cycling; thermal transients; Accelerated aging; Control system synthesis; Current measurement; Dielectric measurements; Electric variables measurement; Impedance measurement; Monitoring; Power transistors; Thermal stresses; Voltage; IGBT and MOSFET; aging; characterization; damage progression; degradation; electronics; prognostics; remaining useful life; semiconductor test systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AUTOTESTCON, 2008 IEEE
Conference_Location :
Salt Lake Cirty, UT
ISSN :
1088-7725
Print_ISBN :
978-1-4244-2225-8
Electronic_ISBN :
1088-7725
Type :
conf
DOI :
10.1109/AUTEST.2008.4662613
Filename :
4662613
Link To Document :
بازگشت