DocumentCode :
3235098
Title :
On-Chip Network Evaluation Framework
Author :
Kim, Hanjoon ; Heo, Seulki ; Lee, Junghoon ; Huh, Jaehyuk ; Kim, John
Author_Institution :
Dept. of Comput. Sci., KAIST, Daejeon, South Korea
fYear :
2010
fDate :
13-19 Nov. 2010
Firstpage :
10
Lastpage :
10
Abstract :
With the number of cores on a chip continuing to increase, proper evaluation of on-chip network is critical for not only network performance but also overall system performance. In this paper, we show how a network-only simulation can be limited as it does not provide an accurate representation of system performance. We evaluate traditionally used open loop simulations and compare them to closed-loop simulations. Although they use different methodologies, measurements, and metrics, we identify how they can provide very similar results. However, we show how the results of closed-loop simulations do not correlate well with execution-driven simulations. We then add simple extensions to the closed-loop simulation to model the impact of the processor and the memory system and show how the correlation with execution-driven simulations can be improved. The proposed framework/methodology provides a fast simulation time while providing better insights into the impact of network parameters on overall system performance.
Keywords :
network-on-chip; performance evaluation; NoC; closed-loop simulations; execution-driven simulations; memory system; network-on-chip; on-chip network evaluation framework; open loop simulations; Correlation; Delay; Load modeling; Runtime; System-on-a-chip; Throughput; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing, Networking, Storage and Analysis (SC), 2010 International Conference for
Conference_Location :
New Orleans, LA
Print_ISBN :
978-1-4244-7557-5
Electronic_ISBN :
978-1-4244-7558-2
Type :
conf
DOI :
10.1109/SC.2010.35
Filename :
5645459
Link To Document :
بازگشت