DocumentCode :
3235429
Title :
ESD reliability challenges for RF/mixed signal design and processing
Author :
Iyer, Natarajan Mahadeva ; Radhakrishnan, M.K.
Author_Institution :
IMEC, Heverlee, Belgium
fYear :
2003
fDate :
4-8 Jan. 2003
Firstpage :
20
Lastpage :
21
Abstract :
Summary form only given. The ESD reliability challenges faced from technology generations, as well as, circuit design point of view are reviewed. After a brief introduction on the fundamental of electrostatic discharge, detailed description on the ESD testing and models are presented. This intended to provide an in-depth insight into the ESD models, physical and circuit equivalents, relevant international testing standards and procedures for beginners and experts. Novel testing methods for effective device characterization/parameter extraction for circuit level simulation is highlighted. This is a key learning step for circuit designers as such a inter-disciplinary topic is of high interest since it can link the physical failures to circuit simulation. This is followed by a review on the basic on-chip ESD protection building blocks in terms of stand-alone devices and integrated protection circuit schemes. In this section, the ESD specific behavior and application of various standard protection devices such as resistors, diodes, grounded gate nMOST, etc. are explained. Influence of the silicon process and scaling is discussed along with device optimization specific for ESD performance. In the second part of the tutorial, extensive in-depth overview on the entire spectrum of ESD protection circuit design for various technologies such as CMOS and BiCMOS is presented.
Keywords :
BiCMOS integrated circuits; CMOS integrated circuits; circuit optimisation; electrostatic discharge; integrated circuit design; integrated circuit reliability; mixed analogue-digital integrated circuits; radiofrequency integrated circuits; BiCMOS; CMOS; ESD reliability challenges; RF design; circuit level simulation; device characterization/parameter extraction; device optimization; electrostatic discharge; international testing standards; mixed signal design; physical equivalents; scaling; stand-alone devices; CMOS technology; Circuit simulation; Circuit synthesis; Circuit testing; Electrostatic discharge; Parameter extraction; Protection; Radio frequency; Resistors; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2003. Proceedings. 16th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-1868-0
Type :
conf
DOI :
10.1109/ICVD.2003.1183108
Filename :
1183108
Link To Document :
بازگشت