Title :
Timing minimization by statistical timing hMetis-based partitioning
Author :
Ababei, Cristinel ; Bazargan, Kia
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ., Minneapolis, MN, USA
Abstract :
In this paper we present statistical timing driven hMetis-based partitioning. We approach timing driven partitioning from a different perspective: we use the statistical timing criticality concept to change the partitioning process itself. We exploit the hyperedge coarsening scheme of the hMetis partitioner for our timing minimization purpose. This allows us to perform partitioning such that the most critical nets in the circuit are not cut and therefore timing minimization can be achieved. The use of the hMetis partitioning algorithm makes our partitioning methodology fast. Simulations results show that 22% average delay improvement can be obtained. Furthermore, as a result of using the statistical timing model, the partitioning results can tolerate changes in temperature and process variation, hence causing less delay change compared to partitioning using static timing models.
Keywords :
logic CAD; logic partitioning; minimisation of switching nets; timing; delay model; hMetis partitioning algorithm; hyperedge coarsening; logic synthesis; statistical timing criticality; timing minimization; Delay; Integrated circuit interconnections; Libraries; Minimization; Partitioning algorithms; Process design; Process planning; Programmable logic arrays; Timing; Wire;
Conference_Titel :
VLSI Design, 2003. Proceedings. 16th International Conference on
Print_ISBN :
0-7695-1868-0
DOI :
10.1109/ICVD.2003.1183115