DocumentCode :
3235699
Title :
A fast macro based compilation methodology for partially reconfigurable FPGA designs
Author :
Handa, Manish ; Radhakrishnan, Rajesh ; Mukherjee, Madhubanti ; Vemuri, Ranga
Author_Institution :
Cincinnati Univ., OH, USA
fYear :
2003
fDate :
4-8 Jan. 2003
Firstpage :
91
Lastpage :
96
Abstract :
In this paper, we propose a methodology for automated mapping of a design onto a partially reconfigurable device. We generate partial bitstream files from behavioral description of the task, that are used to reconfigure the device dynamically. The novelty of this research lies in the application of a macro based synthesis approach that allows elimination of both logic synthesis and technology mapping phases from the synthesis flow. Our methodology provides a significant reduction in compilation time compared to commercial tools.
Keywords :
field programmable gate arrays; logic CAD; reconfigurable architectures; behavioral description; compilation time; logic synthesis; macro based compilation methodology; macro based synthesis approach; partial bitstream files; partially reconfigurable FPGA designs; synthesis flow; technology mapping phases; Algorithm design and analysis; Application software; Circuits; Field programmable gate arrays; Libraries; Logic devices; Program processors; Reconfigurable logic; Runtime; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2003. Proceedings. 16th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-1868-0
Type :
conf
DOI :
10.1109/ICVD.2003.1183120
Filename :
1183120
Link To Document :
بازگشت