DocumentCode :
323605
Title :
Substrate noise issues in mixed-signal chip designs using Spice
Author :
Singh, R. ; Sali, S.
Author_Institution :
Newcastle upon Tyne Univ., UK
fYear :
1997
fDate :
1-3 Sep 1997
Firstpage :
108
Lastpage :
112
Abstract :
As digital clocking frequencies continue to increase, substrate noise is fast becoming a critical issue for mixed-signal chip designers. However, current methods for directly modelling the noise in realistically-large Spice designs are impractical, due to numerical instabilities. In this paper, partial modelling of the substrate is introduced and shown to be an efficient and viable approach. The technique is validated using a testbed circuit. Commonly-used noise-reduction schemes are briefly compared and P+ guard-rings are used to reduce the noise in an example circuit
Keywords :
mixed analogue-digital integrated circuits; BJT devices; CMOS devices; P+ guard rings; Spice; digital clocking frequencies; mixed-signal chip designs; noise modelling; noise reduction schemes; numerical instabilities; partial substrate modelling; substrate noise; testbed circuit;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Electromagnetic Compatibility, 1997. 10th International Conference on (Conf. Publ. No. 445)
Conference_Location :
Coventry
ISSN :
0537-9989
Print_ISBN :
0-85296-695-4
Type :
conf
DOI :
10.1049/cp:19971128
Filename :
674725
Link To Document :
بازگشت