Title :
Implementation of 40 Mbps burst QPSK receiver with NDA timing and frequency synchronization
Author :
Seung-Geun Kim ; Kim, Young Sun ; Hwang, Wooncheol ; Lee, Jeong-A ; Kim, Kiseon
Author_Institution :
Dept. of Inf. & Commun., K-JIST, South Korea
Abstract :
This paper presents a case of design and implementation of a high-speed burst QPSK (quaternary phase shift keying) receiver. Since the PSK modulation transmits its information within the phase, the baseband digital receiver can recover the transmitted symbol from the received phase. Symbol time and frequency offset estimators estimate symbol time and frequency offset using sample data over 32 symbols without transmitted symbol information, respectively, and internal RAM is used for the received phase delay over the estimation time. The receiver is implemented using about 92000 gates of Samsung KG75 SOG library, which uses 0.65 μm CMOS technology. The chip test result shows that the receiver operates at 40 MHz clock rate on 5.6 V, which is equivalent to the 40 Mbps data rate
Keywords :
CMOS logic circuits; delays; demodulators; digital radio; frequency estimation; logic arrays; quadrature phase shift keying; radio receivers; random-access storage; synchronisation; 0.65 micron; 40 MHz; 40 Mbit/s; 5.6 V; CMOS technology; NDA frequency synchronization; NDA timing synchronization; PSK modulation; QPSK demodulator; RAM; Samsung KG75 SOG library; TDMA; baseband digital receiver; chip test result; clock rate; high-speed burst QPSK receiver; quaternary phase shift keying; received phase; received phase delay; symbol frequency offset estimator; symbol time offset estimator; transmitted symbol recovery; Baseband; CMOS technology; Delay estimation; Digital modulation; Frequency estimation; Phase estimation; Phase modulation; Phase shift keying; Quadrature phase shift keying; Timing;
Conference_Titel :
Vehicular Technology Conference, 1999. VTC 1999 - Fall. IEEE VTS 50th
Conference_Location :
Amsterdam
Print_ISBN :
0-7803-5435-4
DOI :
10.1109/VETECF.1999.798459