Title :
Static test compaction for full-scan circuits based on combinational test sets and non-scan sequential test sequences
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
We propose a new static compaction procedure for scan circuits that generates a test set with a reduced test application time. The proposed procedure combines the advantages of two earlier static compaction procedures, one that tends to generate large numbers of tests with short primary input sequences, and one that tends to generate small numbers of tests with long primary input sequences. The proposed procedure starts from a test set with a large number of tests and long primary input sequences, and it selects a subset of the tests and subsequences of their primary input sequences. It thus has the flexibility of finding an appropriate balance between the number of tests and the lengths of the primary input sequences in order to minimize the test application time.
Keywords :
automatic testing; boundary scan testing; combinational circuits; integrated circuit testing; logic testing; combinational test sets; full-scan circuits; nonscan sequential test sequences; primary input sequences; short primary input sequences; static test compaction; subsequences; test application time; Application software; Circuit faults; Circuit testing; Cities and towns; Clocks; Compaction; Electrical fault detection; Fault detection; Logic testing; Sequential analysis;
Conference_Titel :
VLSI Design, 2003. Proceedings. 16th International Conference on
Print_ISBN :
0-7695-1868-0
DOI :
10.1109/ICVD.2003.1183159