DocumentCode :
3236699
Title :
Interfacing cores with on-chip packet-switched networks
Author :
Bhojwani, Praveen ; Mahapatra, Rabi
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
fYear :
2003
fDate :
4-8 Jan. 2003
Firstpage :
382
Lastpage :
387
Abstract :
With the emergence of the packet-switched networks as a possible system-on-chip (SoC) communication paradigm, the design of network-on-chips (NoC) has provided a challenge to the designers. Meeting latency requirements of communication among various cores is one of the crucial objectives for system designers. The core interface to the networking logic and the communication network are the key contributors to latency. With the goal of reducing this latency we examine the packetization strategies in the NoC communication. In this paper, three schemes of implementations are analyzed, and the costs in terms of latency, and area are projected through actual synthesis.
Keywords :
hardware-software codesign; integrated circuit design; logic CAD; packet switching; system-on-chip; area; communication network; core interface; latency requirements; network-on-chips; networking logic; on-chip packet-switched networks; packetization strategies; system-on-chip communication paradigm; Assembly; Communication switching; Delay; Logic; Network-on-a-chip; Parallel processing; Routing; Scalability; System-on-a-chip; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2003. Proceedings. 16th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-1868-0
Type :
conf
DOI :
10.1109/ICVD.2003.1183166
Filename :
1183166
Link To Document :
بازگشت