DocumentCode :
32367
Title :
Double-sampled wideband delta-sigma ADCs with shifted loop delays
Author :
Meng, Xi ; Temes, Gabor C.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Volume :
50
Issue :
11
fYear :
2014
fDate :
May 22 2014
Firstpage :
794
Lastpage :
795
Abstract :
A novel double-sampled wideband delta-sigma modulator topology with shifted loop delays is proposed. Compared with the conventional double-sampled modulator, this analogue-to-digital converter (ADC) implements the inherent quantisation delay by shifting one loop delay from the last integrator to the quantiser, and it relaxes the critical timing for dynamic element matching (DEM) by shifting the loop delay from the first integrator to the feedback path. In addition, by inserting one more delay in the signal path, the proposed modulator retains the low-distortion property. To verify the effectiveness of the proposed topology, a second-order double-sampled delta-sigma modulator is analysed and simulated.
Keywords :
circuit feedback; delays; delta-sigma modulation; quantisation (signal); timing; analog-digital conversion; critical timing; delta-sigma ADC; double sampled ADC; dynamic element matching; quantisation delay; shifted loop delay; wideband ADC;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.0994
Filename :
6824359
Link To Document :
بازگشت