DocumentCode :
3236849
Title :
Bridging fault detections for testable realizations of logic functions
Author :
Zhongliang, Pan
Author_Institution :
Dept. of Phys., South China Normal Univ., Guangzhou, China
fYear :
2003
fDate :
4-8 Jan. 2003
Firstpage :
423
Lastpage :
427
Abstract :
A method of devising a universal test set for detecting bridging faults in circuit testable realizations is investigated. The circuit realizations employed use an XOR gate tree construction and generalized Reed-Muller (GRM) expressions of logic functions. It is shown that all AND bridging faults and OR bridging faults in the circuit realization can be detected. The cardinality of the bridging faults test set is (2n+m), where n is the number of variables present in the logic functions, and m is the number of product terms in function expressions. Furthermore, a bridging fault testing method is given for the testable realization of the EXOR-sum-of-products (ESOP) expression of logic functions. The ESOP representations yield fewer product terms than GRM expressions.
Keywords :
Reed-Muller codes; fault location; logic gates; logic testing; AND faults; ESOP; EXOR-sum-of-products expression; GRM expressions; OR faults; XOR gate tree construction; bridging fault detection; function expression product terms; generalized Reed-Muller expressions; test set cardinality; testable logic function realizations; universal test set; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Input variables; Logic circuits; Logic functions; Logic testing; Physics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2003. Proceedings. 16th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-7695-1868-0
Type :
conf
DOI :
10.1109/ICVD.2003.1183172
Filename :
1183172
Link To Document :
بازگشت