DocumentCode :
3237858
Title :
Design and implementation of HDTV encoder system with parallel processing architecture
Author :
Xiong, Hongkai ; Yu, Songyu ; Ye, Wei
Author_Institution :
Inst. of Image Commun. & Inf. Process., Shanghai Jiao Tong Univ., China
Volume :
2
fYear :
2002
fDate :
25-28 Nov. 2002
Firstpage :
722
Abstract :
This paper presents a design procedure for an HDTV encoder with parallel processing architecture, which could get out the dilemma lying in high-speed digital processing circuitry and real-time compression. In the proposed system, an original HDTV picture is split to multiple sub-pictures of MPEG-2 MP@ML level, and then multiple sub-picture encoding modules (SEM) perform, respectively and simultaneously, MPEG-2 coding in the light of a joint rate control scheme. A normative HDTV PES stream of MPEG-2 MP@HL is built up by compositing multiple ES streams with different bit-rate. The paper hits the high points and supply appropriate implementation strategy during the propose design framework.
Keywords :
code standards; data compression; high definition television; parallel architectures; telecommunication standards; video coding; HDTV PES stream; HDTV encoder system; MPEG-2 MP@HL; MPEG-2 MP@ML level; MPEG-2 coding; high definition television; high-speed digital processing circuitry; joint rate control; multiple sub-picture encoding modules; parallel processing architecture; real-time compression; Circuits; Encoding; Frequency; HDTV; Image coding; Image communication; Information processing; Parallel processing; Streaming media; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems, 2002. ICCS 2002. The 8th International Conference on
Print_ISBN :
0-7803-7510-6
Type :
conf
DOI :
10.1109/ICCS.2002.1183221
Filename :
1183221
Link To Document :
بازگشت