DocumentCode :
3237969
Title :
The VLSI `silicon compiler´ design process
Author :
West, R.M.P.
Author_Institution :
IBM UK Lab. Ltd., Winchester, UK
fYear :
1989
fDate :
8-12 May 1989
Abstract :
The author describes a VLSI design process developed by a team of logic designers and design-tools specialists at the IBM Laboratory at Hursley in England. A design, to be implemented in VLSI hardware, is partitioned into a number of smaller units. The design of each smaller unit is entered as text in a high-level language as a technology-independent behavioral description, which is then compiled for input to logic synthesis, where it is converted into an optimized design in the target VLSI technology. When all the smaller units to be integrated into a single VLSI integrated circuit (IC) have undergone this process, they are assembled together by a further run of logic synthesis. The resulting IC design, in the largest technology, is then processed to produce the artwork and test patterns required for manufacture of the IC. In support of all these activities, a number of programs exist to allow the design team to perform simulation, timing analysis, and validation of the logic-synthesis process
Keywords :
VLSI; circuit layout CAD; logic CAD; IC design; VLSI design process; logic synthesis; silicon compiler; simulation; technology-independent behavioral description; timing analysis; validation; Assembly; Design optimization; Hardware; High level languages; Integrated circuit synthesis; Integrated circuit technology; Logic design; Process design; Silicon compiler; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
CompEuro '89., 'VLSI and Computer Peripherals. VLSI and Microelectronic Applications in Intelligent Peripherals and their Interconnection Networks', Proceedings.
Conference_Location :
Hamburg
Print_ISBN :
0-8186-1940-6
Type :
conf
DOI :
10.1109/CMPEUR.1989.93359
Filename :
93359
Link To Document :
بازگشت