DocumentCode :
3239695
Title :
Ground bounce study of 304 lead interposer MQFP with on-chip decoupling capacitor test die
Author :
Huang, C.C. ; Loh, Bill ; Wong, Florence
Author_Institution :
VLSI Technol. Inc., San Jose, CA, USA
fYear :
1995
fDate :
10-12 Oct 1995
Firstpage :
343
Lastpage :
348
Abstract :
As clock frequency and the number of I/O´s increase in ASIC devices, the ground bounce problems of packages begin to seriously impact system performance. To resolve these problems, high performance packages must be used in system design. This, however, can add significantly to the cost of the system. One of the methods to optimize the cost, manufacturability and the performance of packages is to add decoupling capacitors to the power and the ground of the die or packages. However, adding decoupling capacitors always increases the inductance effects. A systematic approach is needed to determine the correct method of using the decoupling capacitor technique with minimal inductive effects. This paper presents the ground bounce data of 304 1d Interposer MQFP (multilayer quad flat packaging) with on-chip decoupling capacitor test die and 208 1d Single-Layer PPGA (plastic pin grid array) with off-chip decoupling capacitor versus various simultaneous switching output (SSO) numbers and loadings. This paper shows that both on-chip and off-chip methods help in reducing the ground bounce. This paper also shows that on-chip decoupling capacitor test die increases the overall operation frequency of the system as compared to the test die without the decoupling capacitors. General concepts, the cost and the manufacturability of the off-chip capacitor and the test die with and without on-chip capacitors is discussed
Keywords :
application specific integrated circuits; capacitors; electric noise measurement; integrated circuit noise; integrated circuit packaging; 208 1d Single-Layer PPGA; 304 1d Interposer MQFP; 304 lead interposer MQFP; ASIC devices; clock frequency; cost; ground bounce; high performance packages; inductance effects; manufacturability; off-chip decoupling capacitor; on-chip decoupling capacitor test die; plastic pin grid array; simultaneous switching output numbers; system design; Application specific integrated circuits; Capacitors; Clocks; Costs; Frequency; Manufacturing; Optimization methods; Packaging; System performance; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Northcon 95. I EEE Technical Applications Conference and Workshops Northcon95
Conference_Location :
Portland, OR
Print_ISBN :
0-7803-2639-3
Type :
conf
DOI :
10.1109/NORTHC.1995.485094
Filename :
485094
Link To Document :
بازگشت