DocumentCode :
3239756
Title :
Validation of saturation velocity lowering in inversion layer of MOSFET´s
Author :
Shigyo, N. ; Shimane, T. ; Enda, T. ; Fukuda, S. ; Suda, M. ; Kokubun, K.
Author_Institution :
Microelectron. Eng. Lab., Toshiba Corp., Yokohama, Japan
fYear :
1997
fDate :
35589
Firstpage :
98
Lastpage :
101
Abstract :
The accuracy of TCAD is required to ensure the predictability of the statistical simulation. The drain saturation current of short-channel MOSFETs is determined by the saturation velocity vsat in the inversion layer, so that the modeling of vsat is very important. In this article, vsat in the inversion layer has been examined. We propose new parameter values far vsat model for verification, we compare the experiments of In-Vn characteristics of 0.35 μm CMOS with the simulations using the energy transport model (ETM)
Keywords :
MOSFET; inversion layers; semiconductor device models; 0.35 micron; CMOS; TCAD; drain saturation current; energy transport model; inversion layer; saturation velocity; short-channel MOSFET; statistical simulation; Boron; Calibration; Capacitance-voltage characteristics; Impurities; Laboratories; MOSFET circuits; Microelectronics; Predictive models; Semiconductor device modeling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Statistical Metrology, 1997 2nd International Workshop on
Conference_Location :
Kyoto
Print_ISBN :
0-7803-3737-9
Type :
conf
DOI :
10.1109/IWSTM.1997.629423
Filename :
629423
Link To Document :
بازگشت