DocumentCode :
3239816
Title :
Design and hardware implementation of digital channel selection processor for radio receiver
Author :
Grati, Khaled ; Ghazel, Adel ; Naviner, Lirida
Author_Institution :
MEDIATRON Lab., Ecole Superieure des Commun., Ariana, Tunisia
fYear :
2004
fDate :
18-21 Dec. 2004
Firstpage :
152
Lastpage :
156
Abstract :
This paper presents a low-power design and an area-efficient FPGA implementation of digital channel selection filtering processor for radio receiver. For an homodyne wide-band RF receiver and sigma-delta modulator, two filtering cascade structures composed of 5 stages comb filter, FIR half-band filter and selector filter are compared. Design flow of hardware architecture is presented through digital data format representation and topology of digital operators. Experimental results are given to evaluate performances and complexity of designed FPGA-based implementation.
Keywords :
FIR filters; broadband networks; comb filters; field programmable gate arrays; low-power electronics; radio receivers; sigma-delta modulation; telecommunication equipment testing; FIR half-band filter; FPGA; comb filter; digital channel selection filtering processor; digital data format representation; homodyne wide-band RF receiver; low-power design; radio receiver; selector filter; sigma-delta modulator; Delta-sigma modulation; Digital filters; Field programmable gate arrays; Filtering; Finite impulse response filter; Hardware; Radio frequency; Receivers; Topology; Wideband;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Information Technology, 2004. Proceedings of the Fourth IEEE International Symposium on
Print_ISBN :
0-7803-8689-2
Type :
conf
DOI :
10.1109/ISSPIT.2004.1433710
Filename :
1433710
Link To Document :
بازگشت