DocumentCode :
3239895
Title :
An Efficient Method for Chip-Level Statistical Capacitance Extraction Considering Process Variations with Spatial Correlation
Author :
Zhang, Wangyang ; Yu, Wenjian ; Wang, Zeyi ; Yu, Zhiping ; Jiang, Rong ; Xiong, Jinjun
Author_Institution :
Dept. Comput. Sci. & Technol., Tsinghua Univ., Beijing
fYear :
2008
fDate :
10-14 March 2008
Firstpage :
580
Lastpage :
585
Abstract :
An efficient method is proposed to consider the process variations with spatial correlation, for chip-level capacitance extraction based on the window technique. In each window, an efficient technique of Hermite polynomial collocation (HPC) is presented to extract the statistical capacitance. The capacitance covariances between windows are then calculated to reflect the spatial correlation. The proposed method is practical for chip-level extraction task, and the experiments on full-path extraction exhibit its high accuracy and efficiency.
Keywords :
capacitance; correlation methods; polynomials; statistical analysis; system-on-chip; Hermite polynomial collocation; chip-level statistical capacitance extraction; spatial correlation; window technique; Circuit simulation; Computer science; Fluctuations; Integrated circuit interconnections; Parasitic capacitance; Polynomials; Random variables; Rough surfaces; Stochastic processes; Surface roughness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
Type :
conf
DOI :
10.1109/DATE.2008.4484739
Filename :
4484739
Link To Document :
بازگشت