DocumentCode :
3240292
Title :
Three-dimensional integrated circuits: performance, design methodology, and CAD tools
Author :
Das, Shamik ; Chandrakasan, Anantha ; Reif, Rafael
Author_Institution :
Microsystems Technol. Lab., MIT, Cambridge, MA, USA
fYear :
2003
fDate :
20-21 Feb. 2003
Firstpage :
13
Lastpage :
18
Abstract :
Three-dimensional integration technologies have been proposed in order to mitigate design challenges posed by deep-submicron interconnect. By providing multiple layers of active devices together with high-density local interconnects between these layers, 3-D technologies give digital-circuit designers greater freedom in meeting power and delay budgets that are increasingly interconnect-dominated. In this paper, we quantify the benefits 3-D integration can provide, using specific circuit benchmarks. We perform this analysis using a suite of circuit design tools we have developed for 3-D integration. We observe that on average, 28% to 51% reduction in total wire length is possible over two to five wafers respectively; similarly, 31% to 56% reduction in the length of the longest wire is achievable. We also characterize the impact of technology parameters on these reductions.
Keywords :
circuit CAD; digital integrated circuits; integrated circuit design; CAD tool; active device; deep-submicron interconnect; design methodology; digital circuit; three-dimensional integrated circuit; wire length; Circuit synthesis; Delay; Design automation; Design methodology; Integrated circuit interconnections; Integrated circuit technology; Packaging; Performance analysis; Three-dimensional integrated circuits; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2003. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-1904-0
Type :
conf
DOI :
10.1109/ISVLSI.2003.1183348
Filename :
1183348
Link To Document :
بازگشت