DocumentCode
3240565
Title
A scalable halftoning coprocessor architecture
Author
Kugler, Anders ; Hersch, Roger-David
Author_Institution
Lab. de Syst. Peripheriques, Ecole Polytech. Federale de Lausanne, Switzerland
fYear
1995
fDate
24-26 Jul 1995
Firstpage
76
Lastpage
84
Abstract
Exact-angle superscreen dithering requires large dither tiles. Since storing precomputed screen elements for each intensity level would require too much memory, dithering must be executed on the fly at halftoning time. For this purpose a dithering coprocessor is presented which generates halftoned images at high speed. The proposed hardware architecture is based on a pipelined and scalable design which speeds up halftoning by a factor of twenty compared with modern RISC software-based solutions. We describe the architecture of the coprocessor and show to what extent it can be scaled for improving performances. The proposed coprocessor could find applications in digital color copiers which need to print scanned color images at high speed
Keywords
coprocessors; parallel architectures; RISC software-based solutions; digital color copiers; dithering coprocessor; exact-angle superscreen dithering; halftoned images; hardware architecture; scalable halftoning coprocessor architecture; Art; Coprocessors; Gray-scale; Image converters; Image generation; Page description languages; Pixel; Printers; Rendering (computer graphics); Tiles;
fLanguage
English
Publisher
ieee
Conference_Titel
Application Specific Array Processors, 1995. Proceedings. International Conference on
Conference_Location
Strasbourg
ISSN
1063-6862
Print_ISBN
0-8186-7109-2
Type
conf
DOI
10.1109/ASAP.1995.522907
Filename
522907
Link To Document