Title :
The systolic design of a block regularised parameter estimator using hierarchical signal flow graphs
Author :
Brown, D.W. ; Gaston, F.M.F.
Author_Institution :
Dept. of Electr. & Electron. Eng., Queen´´s Univ., Belfast, UK
Abstract :
Hierarchical Signal Flow Graphs (HSFGs) am used to illustrate the computations and the data flow required for the block regularised parameter estimation algorithm. This algorithm protects the parameter estimation from numerical difficulties associated with insufficiently exciting data or where the behaviour of the underlying model is unknown. Hierarchical signal flow graphs (HSFGs) aid the user´s understanding of the algorithm as they clearly show how the algorithm differs from exponentially weighted recursive least squares, but also allow the user to develop fast efficient parallel algorithms easily and effectively, as demonstrated
Keywords :
parallel algorithms; parameter estimation; signal flow graphs; systolic arrays; block regularised parameter estimator; exponentially weighted recursive least squares; fast efficient parallel algorithms; hierarchical signal flow graphs; parameter estimation; systolic design; Computer architecture; Data flow computing; Flow graphs; Parallel architectures; Parameter estimation; Protection; Resonance light scattering; Robustness; Signal design; Signal processing algorithms;
Conference_Titel :
Application Specific Array Processors, 1995. Proceedings. International Conference on
Conference_Location :
Strasbourg
Print_ISBN :
0-8186-7109-2
DOI :
10.1109/ASAP.1995.522917