Title :
A low-cost concurrent error detection technique for processor control logic
Author :
Vemu, Ramtilak ; Jas, Abhijit ; Abraham, Jacob A. ; Patil, Srinivas ; Galivanche, Rajesh
Author_Institution :
Comput. Eng. Res. Center, Univ. of Texas, Austin, TX
Abstract :
This paper presents a concurrent error detection technique targeted towards control logic in a processor with emphasis on low area overhead. Rather than detect all modeled transient faults, the technique selects faults which have a high probability of causing damage to the architectural state of the processor and protects the circuit against these faults. Fault detection is achieved through a series of assertions. Each assertion is an implication from inputs to the outputs of a combinational circuit. Fault simulation experiments performed on control logic modules of an industrial processor suggest that high reduction in damage causing faults can be achieved with a low overhead.
Keywords :
combinational circuits; error detection; fault simulation; microprocessor chips; assertion checker; combinational circuit; concurrent error detection; control logic modules; damage causing faults; fault detection; fault simulation; processor control logic; transient faults; Circuit faults; Circuit simulation; Combinational circuits; Electrical fault detection; Error correction; Fault detection; Industrial control; Logic; Process control; Protection;
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
DOI :
10.1109/DATE.2008.4484788