DocumentCode :
3241493
Title :
pASIC 2 FPGA family: the ultimate Verilog/VHDL silicon solution
Author :
Tralka, Chuck
fYear :
1995
fDate :
7-9 Nov. 1995
Firstpage :
227
Abstract :
QuickLogic´s new pASIC 2 FPGAs resolve the utilization/performance dilemma for HDL users. pASIC 2 is a family of seven devices ranging from 3000 to 20,000 usable gates and 84 to 352 package pins. A new 0.65μ three-layer metal process moves QuickLogic´s metal-layer amorphous silicon ViaLink antifuse technology above the transistor silicon which allows abundant high speed interconnect and routing resources with relatively small die sizes. The benefits to the user are a low-cost family with high gate densities and 100% routability and pin-out maintainability
Keywords :
Amorphous silicon; Delay; EPROM; Field programmable gate arrays; Frequency estimation; Hardware design languages; Logic design; Logic devices; Packaging; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
WESCON/'95. Conference record. 'Microelectronics Communications Technology Producing Quality Products Mobile and Portable Power Emerging Technologies'
Conference_Location :
San Francisco, CA, USA
ISSN :
1095-791X
Print_ISBN :
0-7803-2636-9
Type :
conf
DOI :
10.1109/WESCON.1995.485282
Filename :
485282
Link To Document :
بازگشت