DocumentCode :
3241589
Title :
Inductive techniques for formal verification of systolic array designs in DSP applications
Author :
Ling, Nam ; Shih, Timothy ; Huang, Jonathan
Author_Institution :
Dept. of Comput. Eng., Santa Clara Univ., CA, USA
Volume :
5
fYear :
1992
fDate :
23-26 Mar 1992
Firstpage :
573
Abstract :
It is shown how several inductive techniques can be utilized to provide fast and efficient proofs to the correctness of systolic designs in digital signal processing (DSP) applications. These techniques exploit the repeatability, regularity, and locality nature of systolic arrays and algorithms in DSP to produce fast proofs independent of the array size. How inductive techniques can be applied to different array topologies suitable for DSP is also shown, and the structure of the verifier developed to automate induction using logic programming is illustrated
Keywords :
digital signal processing chips; inference mechanisms; logic programming; program verification; systolic arrays; array topologies; digital signal processing; formal verification; inductive techniques; logic programming; systolic array designs; Algorithm design and analysis; Application software; Design engineering; Digital signal processing; Formal verification; Logic programming; Programmable logic arrays; Signal processing algorithms; Systolic arrays; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1992. ICASSP-92., 1992 IEEE International Conference on
Conference_Location :
San Francisco, CA
ISSN :
1520-6149
Print_ISBN :
0-7803-0532-9
Type :
conf
DOI :
10.1109/ICASSP.1992.226555
Filename :
226555
Link To Document :
بازگشت