Title : 
An approach to hierarchy model checking via evaluating CTL hierarchically
         
        
        
            Author_Institution : 
Fraunhofer-Inst. fur Integrierte Schaltungen Erlangen Aussenstelle Dresden, Germany
         
        
        
        
        
        
            Abstract : 
Symbolic Model Checking is one of the most efficient formal verification methods for hardware design. It uses Computational Tree Logic (CTL) for expressing formal specification of hardware design. However, the large demands of space by Symbolic Model Checking prevents itself from verifying large automates. In this paper we study the possibility of hierarchy evaluation of CTL formula. The result shows that CTL specifications for whole automata can be decomposed into local properties in some case, each of them can be verified on different subautomates respectively. By this way symbolic model checking can be completed hierarchically, which enable us to handle much larger circuits without a large growth of complexity
         
        
            Keywords : 
computational complexity; formal logic; formal verification; hierarchical systems; logic partitioning; CTL; CTL specifications; Computational Tree Logic; Symbolic Model Checking; formal specification; hierarchy model checking; local properties; Automata; Binary decision diagrams; Circuit testing; Computer bugs; Design methodology; Electronic mail; Formal verification; Hardware; Logic circuits; Logic design;
         
        
        
        
            Conference_Titel : 
Test Symposium, 1995., Proceedings of the Fourth Asian
         
        
            Conference_Location : 
Bangalore
         
        
            Print_ISBN : 
0-8186-7129-7
         
        
        
            DOI : 
10.1109/ATS.1995.485315