DocumentCode :
3243091
Title :
Decoder-based multi-context interconnect architecture
Author :
Lodi, Andrea ; Ciccarelli, Luca ; Cappelli, Andrea ; Carnpi, F. ; Toma, Mario
Author_Institution :
ARCES, Bologna Univ., Italy
fYear :
2003
fDate :
20-21 Feb. 2003
Firstpage :
231
Lastpage :
233
Abstract :
Multi-context FPGAs are a convenient solution for run-time reconfiguration, but they suffer from large area occupation. This is mainly due to programmable interconnect configuration memories which need to be replicated as many times as the number of contexts. To overcome this limitation a new decoder-based interconnect architecture is proposed. Dramatic improvements in terms of area and delay with respect to previous approaches are presented, such that multi-context FPGAs can finally become a viable solution for next generation configurable devices.
Keywords :
decoding; field programmable gate arrays; integrated circuit interconnections; reconfigurable architectures; configurable device; decoder-based multi-context interconnect architecture; multi-context FPGA; programmable interconnect configuration memory; run-time reconfiguration; Decoding; Delay; Field programmable gate arrays; Random access memory; Reconfigurable logic; Routing; Runtime; Silicon; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2003. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-1904-0
Type :
conf
DOI :
10.1109/ISVLSI.2003.1183478
Filename :
1183478
Link To Document :
بازگشت