DocumentCode :
3243110
Title :
Titan II: an IPComp processor for 10Gbit/sec networks
Author :
Papaefstathiou, I.
Author_Institution :
Inst. of Comput. Sci., Found. of Res. & Technol., Crete, Greece
fYear :
2003
fDate :
20-21 Feb. 2003
Firstpage :
234
Lastpage :
235
Abstract :
As it has already been proved, link layer compression is very effective when used in packet networks. In particular, IP payload compression is especially useful when encryption is applied to the network packets. Encrypting the IP packets causes the data to be random in nature, rendering compression at lower protocol layers. As a result, and since it is believed encryption will be applied to the vast majority of IP networks in the near future, we claim that an IP packet compressor will be required for taking full advantage of the capabilities of the future networks. However one of the major problems with such network compression schemes, is that there should exist hardware modules capable of compressing the network streams up to the speed of the state-of-the-art links. In this paper we present such a hardware compressor/decompressor core that can work at speeds up to 10Gb/sec it is fairly inexpensive and can very easily be plugged into an existing network node without causing any side effects. The presented design can be easily incorporated in a network System-on-a-Chip (Soc).
Keywords :
Internet; cryptography; data compression; packet switching; protocols; system-on-chip; 10 Gbit/s; IP packet network; IP payload compression; IPComp processor; Titan II; core hardware architecture; encryption; link layer compression; protocol layer; system-on-a-chip; CMOS technology; Circuits; Cryptography; Delay; Dictionaries; Hardware; Payloads; Pipelines; Protocols; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2003. Proceedings. IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL, USA
Print_ISBN :
0-7695-1904-0
Type :
conf
DOI :
10.1109/ISVLSI.2003.1183479
Filename :
1183479
Link To Document :
بازگشت