DocumentCode :
3245241
Title :
VLSI design of compact and high-precision analog neural network processors
Author :
Choi, Joongho ; Sheu, Bing J.
Author_Institution :
Univ. of Southern California, Los Angeles, CA, USA
Volume :
2
fYear :
1992
fDate :
7-11 Jun 1992
Firstpage :
637
Abstract :
The design of an analog VLSI neural network processor for scientific and engineering applications such as pattern recognition and image compression is described. The backpropagation and self-organization learning schemes in artificial neural networks require high-precision multiplication and summation. The analog neural network design presented performs high-speed feedforward computation in parallel. A digital signal processor or a host computer can be used for updating of synapse weights during the learning phase. The analog computing blocks consist of a synapse matrix and the input and output neuron arrays. The output neuron is composed of a current-to-voltage converter and a sigmoid function generator with a controllable voltage gain. An improved Gilbert multiplier is used for the synapse design. The input and output neurons are tailored to reduce the network settling time and minimize the silicon area that is used for implementation
Keywords :
VLSI; analogue computer circuits; backpropagation; feedforward neural nets; neural chips; analog VLSI; analog neural network; backpropagation; feedforward computation; neuron arrays; synapse matrix; Analog computers; Application software; Artificial neural networks; Backpropagation; Design engineering; Image coding; Neural networks; Neurons; Pattern recognition; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks, 1992. IJCNN., International Joint Conference on
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-0559-0
Type :
conf
DOI :
10.1109/IJCNN.1992.226916
Filename :
226916
Link To Document :
بازگشت