DocumentCode :
3245248
Title :
The design of parallelized BCH codec
Author :
Wang, Chenxu ; Gao, Yuhong ; Han, Liang ; Wang, Jinxiang
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., Harbin, China
Volume :
7
fYear :
2010
fDate :
16-18 Oct. 2010
Firstpage :
3057
Lastpage :
3059
Abstract :
Based on the characteristics of Flash memory, this paper introduces a parallel linear feedback shift register to implement the coder and parallel Chien search circuit to make up the decoder. The BM algorithm, using Newton´s equation, is used to get the error location polynomial, thus making it possible to get error location by Chien search. The parallel BCH codec discussed in this paper has advantage in higher error-correcting capability and can be configured for three different error-correcting capabilities. So it can be used many situations. In addition, shorted code is choosed to speed up Chien search progresses in this paper. At last, the decode speed and the error probability is analyzed. The whole design has been realized and verified with Verilog HDL.
Keywords :
BCH codes; Newton method; codecs; error correction; error correction codes; error statistics; Flash memory; Newton equation; Verilog HDL; coder; error location polynomial; error probability; error-correcting capability; parallel Chien search circuit; parallel linear feedback shift register; parallelized BCH codec; Codecs; Decoding; Error probability; Flash memory; Mathematical model; Polynomials; BCH; Chien; LFSR; Parallelization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing (CISP), 2010 3rd International Congress on
Conference_Location :
Yantai
Print_ISBN :
978-1-4244-6513-2
Type :
conf
DOI :
10.1109/CISP.2010.5646178
Filename :
5646178
Link To Document :
بازگشت