DocumentCode :
3246587
Title :
Low power design and dynamic power management system for VLIW DSP subsystem
Author :
Hsieh, Hsien-Ching ; Wen, Shui-An ; Liao, Che-Yu ; Lin, Huang-Lun ; Huang, Po-Han ; Tung, Shing-Wu
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2011
fDate :
7-9 Dec. 2011
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, we introduce the VLIW DSP subsystem for multi-core software development and SoC prototyping. The DSP subsystem consists two DSP cores (65nm PACDSP V3F) and a FPGA chipset (Virtex5 XC5VLX330), which is a multi-core solution. The flexibility of FPGA makes it easier to integrate two DSP cores into different platforms, and system integrators can accord to their requirement to use different off-chip memory subsystem by implement different memory controller. For high-performance DSP core, thermal issues and power consumption are becoming major design constraints. Temperature variations are adversely affecting the chip reliability. In order to reduce both thermal effects and power dissipations, we develop twelve thermal sensors and several low power design techniques in the DSP subsystem, such as dynamic power management system and thermal-aware configurable instruction memory subsystem. In the DSP subsystem, an energy-effective cell-based design has been produced by analyzing the relationships between the energy efficiency and the synthesis constraints. The DSP core is fabricated in the TSMC 65nm CMOS technology. The estimated power dissipations can save about 12%~18% by using thermal-aware configurable instruction memory subsystem in H.264 decoder, JPEG decoder and AAC decoder.
Keywords :
CMOS digital integrated circuits; decoding; digital signal processing chips; field programmable gate arrays; integrated circuit reliability; low-power electronics; software engineering; system-on-chip; video coding; AAC decoder; FPGA chipset; H.264 decoder; JPEG decoder; SoC prototyping; TSMC CMOS technology; VLIW DSP subsystem; Virtex5 XC5VLX330; chip reliability; dynamic power management system; energy efficiency; energy-effective cell-based design; low power design techniques; memory controller; multicore software development; off-chip memory subsystem; power consumption; power dissipations; size 65 nm; synthesis constraints; temperature variations; thermal sensors; thermal-aware configurable instruction memory subsystem; Decoding; Digital signal processing; Ice; Laboratories; Process control; Thermal analysis; Thermal management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communications Systems (ISPACS), 2011 International Symposium on
Conference_Location :
Chiang Mai
Print_ISBN :
978-1-4577-2165-6
Type :
conf
DOI :
10.1109/ISPACS.2011.6146123
Filename :
6146123
Link To Document :
بازگشت