Title :
A hardware/software codesign method for pipelined instruction set processor using adaptive database
Author :
Binh, Nguyen Ngoc ; Imai, Masaharu ; Shiomi, Akichika ; Hikichi, Nobuyuki
Author_Institution :
Dept. of Inf. & Comput. Sci., Toyohashi Univ. of Technol., Japan
fDate :
29 Aug-1 Sep 1995
Abstract :
Proposes a new method to design an optimal pipelined instruction set processor using a formal HW/SW codesign methodology. First, a HW/SW partitioning algorithm for selecting an optimal pipelined architecture is introduced briefly. Then, an adaptive database approach is presented that enables to enhance the optimality of the design through very accurate estimation of the performance of a pipelined ASIP in HW/SW partitioning. The experimental results show that the proposed methods are effective and efficient
Keywords :
computer architecture; logic CAD; logic design; pipeline processing; adaptive database; hardware/software codesign; partitioning algorithm; pipelined ASIP; pipelined architecture; pipelined instruction set processor; Algorithm design and analysis; Application specific processors; Computer aided instruction; Computer architecture; Databases; Design methodology; Electronic mail; Energy consumption; Hardware; Registers;
Conference_Titel :
Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
Conference_Location :
Chiba
Print_ISBN :
4-930813-67-0
DOI :
10.1109/ASPDAC.1995.486206