Title :
A design of high-performance multiplier for digital video transmission
Author :
Okada, Keisuke ; Morikawa, Shun ; Takeuchi, Sumitaka ; Shirakawa, I.
Author_Institution :
Fac. of Eng., Osaka Univ., Japan
fDate :
29 Aug-1 Sep 1995
Abstract :
A high performance design methodology is described for a multiplier to be used for digital video transmission. The key factor for such a multiplier is to operate at the speed of 30-100 MHz but with the precision of 8-10 bits, since it is intended for FIR filtering of digital video data. In terms of implementing an FIR filter with more than ten taps, the same number of multipliers are required to be integrated. Moreover, for the preloadability of coefficients to the filter, each coefficient can be treated as a constant during the filtering operation. Motivated by these requirements and functionalities, a novel multiplier architecture is described, which is to be synthesized with the use of a high level synthesis tool PARTHENON in conjunction with manually designed macroblocks. Design results of the multiplier are also shown
Keywords :
FIR filters; high level synthesis; multiplying circuits; visual communication; FIR filter; PARTHENON; digital video transmission; high level synthesis tool; high performance design; high-performance multiplier; macroblocks; multiplier architecture; Decoding; Design engineering; Digital filters; Digital signal processing; Energy consumption; Filtering; Finite impulse response filter; Information systems; Signal synthesis; Systems engineering and theory;
Conference_Titel :
Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
Conference_Location :
Chiba
Print_ISBN :
4-930813-67-0
DOI :
10.1109/ASPDAC.1995.486350