DocumentCode :
3248561
Title :
Low Energy Tree Based Network on Chip Architectures Using Homogeneous Routers for Bandwidth and Latency Constrained Multimedia Applications
Author :
Majeti, Deepak ; Pasalapudi, Aditya ; Yalamanchili, Kishore
Author_Institution :
Indian Inst. of Technol. Kanpur, Kanpur, India
fYear :
2009
fDate :
16-18 Dec. 2009
Firstpage :
358
Lastpage :
363
Abstract :
Design of Network on chip architectures for multimedia applications is being widely studied. This involves design decisions at various levels of hierarchy. Topology design is one of the significant factors that affect the net delay and the energy consumption of the system. Most of the applications are characterized by bandwidth requirements and latency constraints. The topology must be built satisfying these constraints. The paper aims in generating low energy tree based topologies using homogeneous routers for bandwidth and latency constrained applications.
Keywords :
computer networks; multimedia communication; multimedia computing; network-on-chip; power aware computing; telecommunication network routing; telecommunication network topology; bandwidth constrained multimedia applications; homogeneous routers; latency constrained multimedia applications; low energy tree; network on chip architectures; topology design; Bandwidth; Decoding; Delay; Design engineering; Digital audio players; Energy consumption; Network topology; Network-on-a-chip; Power engineering and energy; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2009 2nd International Conference on
Conference_Location :
Nagpur
Print_ISBN :
978-1-4244-5250-7
Electronic_ISBN :
978-0-7695-3884-6
Type :
conf
DOI :
10.1109/ICETET.2009.139
Filename :
5395473
Link To Document :
بازگشت