DocumentCode :
3248937
Title :
Accurate analysis of on-chip inductance effects and implications for optimal repeater insertion and technology scaling
Author :
Banerjee, K. ; Mehrotra, A.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
fYear :
2001
fDate :
14-16 June 2001
Firstpage :
195
Lastpage :
198
Abstract :
This paper introduces an accurate analysis of on-chip inductance effects for distributed RLC interconnects that takes the effect of both the series resistance and the output parasitic capacitance of the driver into account. Using rigorous first principle calculations, accurate expressions for the transfer function of these lines and their time-domain response have been presented for the first time. Furthermore, an optimal repeater insertion scheme for distributed RLC interconnects is also presented using a novel performance optimization methodology. Additionally, the impact of line inductance on interconnect performance has been analyzed in detail with particular regards to technology scaling based on the International Technology Roadmap for Semiconductors (ITRS). Contrary to conventional wisdom, it is shown that the effect of line inductance on optimized interconnect performance will actually diminish for scaled global interconnects.
Keywords :
capacitance; circuit optimisation; distributed parameter networks; electric resistance; equivalent circuits; inductance; integrated circuit interconnections; time-domain analysis; transfer functions; ITRS; distributed RLC interconnects; driver output parasitic capacitance; driver series resistance; interconnect performance; line inductance; onchip inductance effects; optimal repeater insertion; optimal repeater insertion scheme; performance optimization methodology; scaled global interconnects; technology scaling; time-domain response; transfer function; Distributed computing; Inductance; Integrated circuit interconnections; Optimization; Parasitic capacitance; Performance analysis; Propagation delay; Repeaters; Time domain analysis; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2001. Digest of Technical Papers. 2001 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-014-3
Type :
conf
DOI :
10.1109/VLSIC.2001.934236
Filename :
934236
Link To Document :
بازگشت